#### **Content**

Course Info

Background

**Topic Overview** 

Appendix

## Course Info

Location: SIST,1D-106

**Time**: Tuesday 8:15-9:55 (Single Week) & Friday 8:15-9:55 (Weekly)

| <b>学年学期:</b> 2021-2022学年2学期 切换学期 |     |                    |     |     |                   |
|----------------------------------|-----|--------------------|-----|-----|-------------------|
| 节次/周次                            | 星期一 | 星期二                | 星期三 | 星期四 | 星期五               |
| 第一节<br>8:15 - 9:00               |     | 数字电路(EE115B.01)    |     |     | 数字电路(EE115B.01)   |
| 第二节<br>9:10 - 9:55               |     | (单1-15,信息学院1D-106) |     |     | (1-15,信息学院1D-106) |
| 第三节<br>10:15 - 11:00             |     |                    |     |     |                   |
| 第四节<br>11:10 - 11:55             |     |                    |     |     |                   |

#### **Teachers**

• Course Instructor: Zhifeng Zhu(祝智峰)

Office: SIST, 3-334

Email: zhuzhf@shanghaitech.edu.cn

Tel&Wechat: 15221986634

Office Hour: Friday 10 am to 12 pm (via email appointment)

Homepage: https://sist.shanghaitech.edu.cn/2020/0707/c7499a53852/page.htm

Experiment Course Instructor: Juan Li (李娟)

Office: SIST, 1B-204

Email: lijuan1@shanghaitech.edu.cn

Tel: 20685262

Teaching Assistant

Yue Xin(辛玥): xinyue@shanghaitech.edu.cn

Zhengde Xu(徐正德): xuzhd@shanghaitech.edu.cn

## **Books**







### Resources

#### BB system

- Publish all lecture materials
- Submit homeworks



Wechat group



#### **Content**

Course Info

Background

**Topic Overview** 

**Appendix** 

## **Electronics**



IC is the heart of all electronics



### iPhone 13 Pro Teardown

Apple APL1W07 A15 Bionic PoP
(A15 AP + SK hynix 6GB LPDDR4X SDRAM)

Texas Instruments TPS65657B0 Display Power Supply













### Moore's law

 The number of transistors on a microprocessor chip will double every two years.

#### Why Moore's law works very well in the past

- Manufacturers, material suppliers, apparatus-makers work together to launch the roadmap for the next year.
- Only a few types of chips are required, so that they can be sold in bulk quantities, which gives manufacturers enough cash to upgrade the equipment (many billions of dollars), e.g., photolithography.











**GPU** 



Memory

## Why Moore's law not working now

- Heating becomes problem as electrons move faster through a smaller device (e.g., 90 nm).
  - Stop increase "clock rate".
  - Multiprocessor. But it requires the task can be parallelized.
  - New materials which generate less heat, <u>e.g.</u>, <u>spintronic devices utilizing pure spin current generate zero heat.</u>
- $\Delta \times \Delta P \geqslant \frac{7}{2}$  Small size down to 2-3 nanometer, quantum uncertainties make transistors unreliable.
  - Go 3D. Currently only works with memory chips. If microprocessors are stacked, they becomes hotter.
  - Invent "in-memory computing" devices e.g., using spintronics.
- Economic issues: Too many types of chips, manufacturers don't have enough profit to continue upgrade.









## What's the future – More than Moore

#### Functional devices

- Smart phones, tablets
- Smart watches
- Other wearable devices

These devices have very different requirements compared to servers, e.g., long battery power, better connectivity, security.

#### Neuromorphic computing

Processing information like our brain.

#### Quantum computing

- It can solve many formidable tasks for current computers.
- Scaling issue doesn't matter.



A new class of machine emerged every ten years

# Analog chips vs digital chips



# Digital and analog quantities





- Analog(digital) quantity has continuous(discrete) values.
- Digital data has the advantage in processing, transmission, storage and noise tolerance.

# A System Using Digital and Analog Methods



- Music in digital form is stored on the CD.
- This digital data is converted into an analog signal which is an electrical reproduction of the original music.

# The position of this course



#### **Content**

Course Info

Background

**Topic Overview** 

Appendix

# Chapter 1: Number Systems, Coding



# Chapter 2: Logic Gates



# Chapter 3: Boolean Algebra

• In the 1850s, George Boole developed a mathematical system for formulating logic statements with symbols (Boolean algebra).



# Chapter 4: Combinational Logic

Calculator keypad

The output only dependent on the present input



Subtraction
Multiplication
Division...



# Chapter 6: Sequential Logic

 The output depends not only on the present input but also on the history of the input

Latch Flip-Flop

# Chapter 7: Storage

- Flip-flops
- Registers
- Semiconductor Memories: read-only memory (ROM), random-access memory (RAM)
- Magnetic Memories: hard disk (HDD)
- Optical Memories: CDs, DVDs, and Blu-ray Discs

#### **Content**

Course Info

Background

**Topic Overview** 

**Appendix** 

# Reading materials

• Chapter 1 of Floyd book

# Binary Digits & Logic Levels

- Each of the two digits in the binary system, 1 and 0, is called a bit. In positive logic, 1(0) is represented by the higher(lower) voltage. The representation is opposite in negative logic.
- Groups of bits, called codes, are used to represent numbers, letters, symbols, instructions, and anything else required in a given application.
- The voltages used to represent a 1 and a 0 are called logic levels. A HIGH or LOW can be any voltage between specified minimum and maximum values.
- The voltage values between  $V_{\rm L(max)}$  and  $V_{\rm H(min)}$  are unacceptable for proper operation.



# Digital Waveforms

- Digital waveforms consist of voltage levels that are changing back and forth between the HIGH and LOW levels.
- It is common to measure rise time  $(t_r)$  from 10% to 90% of the pulse amplitude, similarly for the fall time  $t_f$ .
- The pulse width  $(t_{\rm W})$  is defined as the time interval between the 50% points on the rising and falling edges.



### **Waveform Characteristics**

- Most waveforms can be classified as either periodic or nonperiodic. A periodic pulse waveform is one that repeats itself at a fixed interval, called a period (*T*). Frequency (*f*) is the reciprocal of *T* and is measured in hertz (Hz). A nonperiodic pulse waveform does not repeat itself at fixed intervals.
- Duty cycle is the ratio of the  $t_w$  to T.

Duty cycle = 
$$\left(\frac{t_W}{T}\right)100\%$$



# The Clock & Timing Diagrams

- In digital systems, all waveforms are synchronized with a basic timing waveform called the clock. The clock is a periodic waveform in which *T* equals the time for one bit.
- A timing diagram shows the actual time relationship of two or more waveforms and how each waveform changes in relation to the others.



### **Data Transfer**

• Binary data are transferred in either serial or parallel. For serial transfer, only one line is required. However, it takes longer to transfer a given number of bits.





## Combinational and Sequential Logic Functions



 Multiplexing and demultiplexing are used when data from several sources are to be transmitted over one line to a distant location and redistributed to several destinations

# **Design Entry**



- The circuit must be entered into the design application software using text-based entry, graphic entry (schematic capture), or state diagram description. Textbased entry is accomplished with a hardware description language (HDL) such as VHDL, Verilog.
- Once a design has been entered, it is compiled. A compiler is a program that translates source code into object code in a format that can be downloaded to a target device.

# Design Entry



- Functional Simulation: The entered design is simulated by software to confirm that the logic circuit functions as expected.
- Synthesis is where the design is translated into a netlist.
- Implementation is where the logic structures described by the netlist are mapped into the actual device.
- The timing simulation is used to confirm that no design timing problems due to propagation delays.
- Download the design into the hardware.

# IC Packages



(d) LQFP  $(7 \times 7 \text{ mm})$ 

(e) Laminate CSP bottom view

 $(3.5 \times 3.5 \text{ mm})$ 

- Package pins are used to connect the chip and the outside world.
- IC packages are classified as either through-hole mounted (e.g., DIP) or surface mounted (e.g., SOIC)

(f) FBGA bottom view

 $(4 \times 4 \text{ mm})$ 

# Complexity Classifications for ICs

- Small-scale integration (SSI): up to ten equivalent gate circuits per chip.
- Medium-scale integration (MSI): 10 to 100 equivalent gates per chip.
- Large-scale integration (LSI): 100 to 10,000 equivalent gates per chip.
- Very large-scale integration (VLSI): 10,000 to 100,000 equivalent gates per chip.
- Ultra large-scale integration (ULSI): more than 100,000 equivalent gates per chip.

# Integrated Circuit Technologies

- A circuit uses MOSFETs is CMOS (complementary MOS).
- A circuit uses bipolar junction transistors is called TTL (transistor-transistor logic).